README
This commit is contained in:
parent
841feae037
commit
6f5bb86958
|
@ -0,0 +1,24 @@
|
||||||
|
jlcpcb-design-rules-stackups
|
||||||
|
============================
|
||||||
|
|
||||||
|
JLCPCB design rules and stackups for Altium Designer.
|
||||||
|
|
||||||
|
Design rules include:
|
||||||
|
|
||||||
|
- 2 layer
|
||||||
|
- 4 layer
|
||||||
|
- 6 layer
|
||||||
|
|
||||||
|
Layer stackups include:
|
||||||
|
|
||||||
|
- 2 layer - 0.4mm, 0.6mm, 0.8mm, 1.0mm, 1.2mm, 1.6mm, 2.0mm
|
||||||
|
- 4 layer JLC7628 - 0.8mm, 1.0mm, 1.2mm, 1.6mm, 2.0mm
|
||||||
|
- 4 layer JLC2313 - 0.8mm, 1.0mm, 1.2mm, 1.6mm
|
||||||
|
- 6 layer JLC2313 - 1.2mm, 1.6mm
|
||||||
|
- 6 layer JLC7628 - 2.0mm
|
||||||
|
|
||||||
|
Information compiled from:
|
||||||
|
|
||||||
|
- https://jlcpcb.com/capabilities/Capabilities
|
||||||
|
- https://jlcpcb.com/client/index.html#/impedance
|
||||||
|
|
Loading…
Reference in New Issue